

Roll No.....

2<sup>nd</sup> Midterm Examinations June 2022

(B.Tcch.- CSE)

(Computer system Organisation)

(CSL0458)

Time 1:30 hrs

Max. Marks 30

Note: Attempt all questions. All questions carry equal marks

- Q.1 a What do mean by handshaking? How data is transfer by source initiated data transfer using handshaking.
  - b How many chips of size 64X8 are required to design a memory of size 512x16.

OR

- a What is associative memory? Explain the concept of match-logic for associative memories.
- b What are the different modes of data transfer. How 3 asynchronous data transfer handles the data transfer is a packet is to be sent over the channel?
- Q.2 A Processor receives a signal on INTR input for 6 reading the data from the keyboard. How this will be handled by the processor.

OR

The logical address generated by a processor is of 6 Q.2 32 bits and has to be mapped to 16 bit Physical address. What can be concluded about the size of the Primary and Secondary memory of the machine. Data that can be stored in each memory location is of 1 byte. Compute the width of address and data bus for Logical and physicalmemory both. What is Virtual Memory? How it is implemented? What happens when the required page is not found in the memory? OR All the intrerrupts coming to the system are to be Q.3 processed but priority of each of them has to be considered and all must be processed serially with respesct to their priorities. What mechniasm does CPU uses to resolve this? How many Registers does the Universal Asynchrounour Receiver Transmitter has? Explain function of each register. OR Perform the Multiplication 7X3 using Booth's 6 Multiplication Algorithm. Design a memory of size 1K\*16 using a RAM IC \*6 of 128\*16. Draw the memory map and clearly connect all the components with CPU.

Design a 4x4 FIFO Buffer for Serial transmission

of data from Imput to Output using SR Flip Flop.

Q.5